MIPI协约详细介绍课件.ppt
- 【下载声明】
1. 本站全部试题类文档,若标题没写含答案,则无答案;标题注明含答案的文档,主观题也可能无答案。请谨慎下单,一旦售出,不予退换。
2. 本站全部PPT文档均不含视频和音频,PPT中出现的音频或视频标识(或文字)仅表示流程,实际无音频或视频文件。请谨慎下单,一旦售出,不予退换。
3. 本页资料《MIPI协约详细介绍课件.ppt》由用户(三亚风情)主动上传,其收益全归该用户。163文库仅提供信息存储空间,仅对该用户上传内容的表现方式做保护处理,对上传内容本身不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知163文库(点击联系客服),我们立即给予删除!
4. 请根据预览情况,自愿下载本文。本站不保证下载资源的准确性、安全性和完整性, 同时也不承担用户因使用这些下载资源对自己和他人造成任何形式的伤害或损失。
5. 本站所有资源如无特殊说明,都需要本地电脑安装OFFICE2007及以上版本和PDF阅读器,压缩文件请下载最新的WinRAR软件解压。
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- MIPI 协约 详细 介绍 课件
- 资源描述:
-
1、 MIPIMIPI Protocol IntroductionMIPI Development Team 2010-9-2What is MIPI?What is MIPI?v MIPI stands for Mobile Industry Processor Interface MIPI Alliance is a collaboration of mobile industry leaders.Objective to promote open standards for interfaces to mobile application processors.Intends to spee
2、d deployment of new services to mobile users by establishing Spec.v Board Members in MIPI Alliance Intel,Motorola,Nokia,NXP,Samsung,ST,TIWhat is MIPI?What is MIPI?v MIPI Alliance Specification for display DCS(Display Command Set)DCS is a standardized command set intended for command mode display mod
3、ules.DBI,DPI(Display Bus Interface,Display Pixel Interface)DBI:Parallel interfaces to display modules having display controllers and frame buffers.DPI:Parallel interfaces to display modules without on-panel display controller or frame buffer.DSI,CSI(Display Serial Interface,Camera Serial Interface)D
4、SI specifies a high-speed serial interface between a host processor and display module.CSI specifies a high-speed serial interface between a host processor and camera module.D-PHY D-PHY provides the physical layer definition for DSI and CSI.DSI LayersDSI LayersDCS specDSI specD-PHY specOutlineOutlin
5、evD-PHY Introduction Lane Module,State and Line levels Operating Modes Escape Mode System Power States Electrical Characteristics SummaryIntroduction for D-PHYv D-PHY describes a source synchronous,high speed,low power,low cost PHYv A PHY configuration containsA Clock LaneOne or more Data Lanesv Thr
6、ee main lane typesUnidirectional Clock LaneUnidirectional Data LaneBi-directional Data Lanev Transmission ModeLow-Power signaling mode for control purpose:10MHz(max)High-Speed signaling mode for fast-data traffic:80Mbps 1Gbps per Lanev D-PHY low-level protocol specifies a minimum data unit of one by
7、teA transmitter shall send data LSB first,MSB last.v D-PHY suited for mobile applicationsDSI:Display Serial InterfaceA clock lane,One to four data lanes.CSI:Camera Serial InterfaceTwo Data Lane PHY ConfigurationTwo Data Lane PHY ConfigurationLane Modulev PHY consists of D-PHY(Lane Module)v D-PHY may
8、 contain Low-Power Transmitter(LP-TX)Low-Power Receiver(LP-RX)High-Speed Transmitter(HS-TX)High-Speed Receiver(HS-RX)Low-Power Contention Detector(LP-CD)v Three main lane types Unidirectional Clock Lane Master:HS-TX,LP-TX Slave:HS-RX,LP-RX Unidirectional Data Lane Master:HS-TX,LP-TX Slave:HS-RX,LP-R
9、X Bi-directional Data Lane Master,Slave:HS-TX,HS-RX,LP-TX,LP-RX,LP-CDUniversal Lane Module ArchitectureUniversal Lane Module ArchitectureLane States and Line Levels The two LP-TXs drive the two Lines of a Lane independently and single-ended.Four possible Low-Power Lane states(LP-00,LP-01,LP-10,LP-11
10、)A HS-TX drives the Lane differentially.Two possible High Speed Lane states(HS-0,HS-1)During HS transmission the LP Receivers observe LP-00 on the Lines Line Levels(typical)LP:01.2V HS:100300mV(Swing:200mV)Lane States LP-00,LP-01,LP-10,LP-11 HS-0,HS-1Operating Modes There are three operating modes i
11、n Data Lane Escape mode,High-Speed(Burst)mode and Control mode Possible events starting from the Stop State of control mode Escape mode request(LP-11LP-10LP-00LP-01LP-00)High-Speed mode request(LP-11LP-01LP-00)Turnaround request(LP-11LP-10LP-00LP-10LP-00)Escape ModeEscape Modev Escape mode is a spec
12、ial operation for Data Lanes using LP states.With this mode some additional functionality becomes available:LPDT,ULPS,Trigger A Data Lane shall enter Escape mode via LP-11LP-10LP-00LP-01LP-00 Once Escape mode is entered,the transmitter shall send an 8-bit entry command to indicate the requested acti
13、on.Escape mode uses Spaced-One-Hot Encoding.means each Mark State is interleaved with a Space State(LP-00).Send Mark-0/1 followed by a Space to transmit a zero-bit/one-bit A Data Lane shall exit Escape mode via LP-10LP-11v Ultra-Low Power State During this state,the Lines are in the Space state(LP-0
14、0)Exited by means of a Mark-1 state with a length TWAKEUP(1ms)followed by a Stop state.Escape ModeEscape ModeClock Lane Ultra-Low Power StateClock Lane Ultra-Low Power Statev A Clock Lane shall enter ULPS via LP-11LP-10LP-00v exited by means of a Mark-1 with a length TWAKEUP followed by a Stop State
15、 LP-10 TWAKEUP LP-11 The minimum value of TWAKEUP is 1msHigh-Speed Data TransmissionHigh-Speed Data Transmissionv The action of sending high-speed serial data is called HS transmission or burst.v Start-of-Transmission LP-11LP-01LP-00SoT(0001_1101)HS Data Transmission Burst All Lanes will start synch
16、ronously But may end at different times The clock Lane shall be in High-Speed mode,providing a DDR Clock to the Slave sidev End-of-Transmission H Toggles differential state immediately after last payload data bitv and keeps that state for a time THS-TRAILHigh-Speed Clock TransmissionHigh-Speed Clock
17、 Transmissionv Switching the Clock Lane between Clock Transmission and LP Mode A Clock Lane is a unidirectional Lane from Master to Slave In HS mode,the clock Lane provides a low-swing,differential DDR clock signal.the Clock Burst always starts and ends with an HS-0 state.the Clock Burst always cont
18、ains an even number of transitionsSummary for D-PHYSummary for D-PHYv Lane Module,Lane State and Line LevelsLane Module:LP-TX,LP-RX,HS-TX,HS-RX,LP-CDLane States:LP-00,LP-01,LP-10,LP-11,HS-0,HS-1Line Levels(typical):LP:01.2V,HS:100300mV(Swing:200mV)vOperating ModesEscape Mode entry procedure:LP-11LP-
展开阅读全文